| Features | |-------------------------------------------| | * 33 MHz Test Rate | | * 128 ~ 512 I/O Channels | | * 32 ~ 128 I2C / SPI | | * 32 M vector memory for pattern SPI mode | | * Per channel PMU | | * 4 ~ 16 DPS or 32 ~ 128 SMU | | * 32 ~ 128 TMU | | Ultra Low Cost | |-------------------------------| | * Designed for Sensor Devices | | * Low speed | | * High Pin Count | | High Light | | | | | |------------------------------------------------|----------------------|--|--|--| | * One test program for multi-site | | | | | | * Max.128 site parallel test for Sensor device | | | | | | * User friendly Software platform | | | | | | * Customized Handler interface | | | | | | * Target Device | Accelerometer Sensor | | | | | | Gyroscope Sensor | | | | | | Light Sensor | | | | | | Magnetic Sensor | | | | | | Pressure Sensor | | | | #### 1. DIGITAL Boards **Specifications** | Pin Electronics | | Logic Sequencer | | | |-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------|--| | I/O Channels | 32, per board resource | Micro-Instructions | MATCH; REPEAT; | | | Test rate | 33MHz | Pattern Symbols | 0, 1, L, H, X | | | Input Level (Vih/ Vil) | -0.5 ~ +5V per channel | LMSYNC to PXI<br>Trigger Bus | For Sync With other Instruments | | | Output Level (Vth) | -0.5 ~ +5V per two channels | Ignore Fail By LM<br>Address | YES | | | Output Impedance | 50 Ohm | | | | | • Timing | | Vector Memory | 32M(length) × 32(channels) | | | Period Resolution | 10nS | Log Memory | 32M for capture/fail log | | | Pin TG Edge Resolution | 10nS | Programmable pattern | 2 <sup>32</sup> or infinite | | | Minimum Pulse Width | 10nS | cycle times | | | | Timing Sets | 16, Change On The Fly | • Trigger | | | | Driver TG Edges | 2, per pin resource | PXI_TRIG Bus | 8 | | | Strobe TG Edges | 2, per pin resource | Physical Properties | | | | Formatter | | Bus Interface | PXI | | | Format Sets | 2 | Dimensions | 3U | | | RTZ, Return To Zero<br>RTO, Return To One<br>NRZ, Non Return To Zero<br>SBC, Surround By Complement | | Power Requirements | 3.3V@3A, 5V@3A<br>12V@0.1A | | | | | System Clock | 100MHz | | | | | Bus & Signals | 8 PXI Trigger bus lines for parallel test | | | ◆ PMU | | Environmental | | | | Number of PMU | 32 | Operating Temperature | 0 ~ 50°C | | | PMU Accuracy | MI: ±1.0%FS<br>V: 30mV | Storage Temperature | -20 ~ 70°C | | | Number of IRange x 5 | I0: ±4uA<br>I1: ±40uA<br>I2: ±400uA<br>I3: ±4mA<br>I4: ±40mA | Software | API & Pattern Editor | | | | | Maximum boards in one system | 16 | | | | | PXI Compliance | | | | Number of VRange x 1 | E1: -1V ~ +5V | All OpenATE Interfaces PXI cards comply with the PXI Specification 2.0 (issued Aug, 2000) | | | ### OpenATE Inc. ### 2. SMU Boards **Specifications** | • SMU | | • DPS | 4 | |----------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------| | Number of SMU | 32 | Number of IRange | 8 | | PMU Accuracy | I:±10nA±1.0% V:20mV | Physical Properties | | | Number of IRange x 8 | I0: ±2uA/<br>I1: ±8uA<br>I2: ±32uA/<br>I3: ±128uA<br>I4: ±512uA/<br>I5: ±2mA<br>I6: ±8mA/<br>I7: ±32mA(64mA/FV) | Dimensions | 3U | | | | Power Requirements | 3.3V@2A, 5V@2A,<br>12V@1A | | | | Bus & Signals | NA | | | | Environmental | | | | | Operating Temperature:0 ~ 50°C | | | Number of VRange x 1 | E1: -1V ~ +10V | Storage Temperature :-20 ~ 70°C | | | | | Maximum boards in one system : 4 | |